## DESCRIPTION

The NE5020 is a microprocessor-compatible monolithic 10-bit digital-to-analog converter subsystem. This device offers 10-bit resolution and $\pm 0.1 \%$ accuracy and monotonicity guaranteed over full operating temperature range.
Low loading latches, adjustable logic thresholds, and addressing capability allow the NE5020 to directly interface with most microprocessor- and logic-controlled systems.

The NE5020 contains internal voltage reference, DAC switches and resistor ladder. Also, the input buffer and output summing amplifier are included. In addition, the matched application resistors for scaling either unipolar or bipolar output values are included on a single monolithic chip.

The result is a near minimum component count 10-bit resolution DAC system.

## FEATURES

- 10-bit resolution
- Guaranteed monotonicity over operating range
- $\pm 0.1 \%$ relative accuracy
- Unipolar ( 0 V to +10 V ) and bipolar $( \pm 5 \mathrm{~V}$ ) output range
- Logic bus compatible
- $5 \mu \mathrm{~s}$ settling time


## PIN CONFIGURATION

## F, N Packages

|  |  |  |
| :---: | :---: | :---: |
| DIGITAL GND 1 | 24 | ANALOG GND |
| DBO(LSB) 2 | 23 | AMP COMP |
| DB1 3 | 22 | SUM MODE |
| DB2 4 | 21 | $\mathrm{v}_{\mathrm{CC}}^{+}$ |
| DB3 5 | 20 | VOUT |
| DB4 6 | 19 | VCC- |
| DB5 7 | 18 | BIPOLAR OFFSET R |
| DB6 8 | 17 | +VREFIN |
| DB7(MSB) 9 | 16 | $-V_{\text {REFIN }}$ |
| NC 10 | 15 | $\mathrm{V}_{\text {REF }}$ OUT |
| 11 | 14 | VREFADJ |
| $\overline{L E} 12$ | 13 | $\overline{L E}_{2}$ |

## APPLICATIONS

- Precision 10-bit D/A converters
- 10-bit analog-to-digital converters
- Programmable power supplies
- Test equipment
- Measurement instruments


## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | DWG \# |
| :--- | :---: | :---: | :---: |
| 24-Pin Ceramic Dual In-Line Package (CERDIP) | 0 to $70^{\circ} \mathrm{C}$ | NE5020F | 0588 B |
| 24-Pin Plastic Dual In-Line Package (DIP) | 0 to $70^{\circ} \mathrm{C}$ | NE5020N | 0412 A |

## BLOCK DIAGRAM



ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}{ }^{+}$ | Positive supply voltage | 18 | V |
| $\mathrm{V}_{\mathrm{CC}}{ }^{-}$ | Negative supply voltage | -18 | V |
| $\mathrm{V}_{\text {IN }}$ | Logic input voltage | 0 to 18 | V |
| $\mathrm{V}_{\text {REF IN }}$ | Voltage at $+\mathrm{V}_{\text {REF }}$ input | 12 | V |
| $\mathrm{V}_{\text {REF ADJ }}$ | Voltage at $\mathrm{V}_{\text {REF }}$ adjust | 0 to $\mathrm{V}_{\text {REF }}$ | V |
| $\mathrm{V}_{\text {SUM }}$ | Voltage at sum node | 12 | V |
| $I_{\text {REFSC }}$ | Short-circuit current to ground at $\mathrm{V}_{\text {REF OUT }}$ | Continuous |  |
| loutsc | Short-circuit current to ground or either supply at $\mathrm{V}_{\text {OUT }}$ | Continuous |  |
| $P_{\text {D }}$ | Maximum power dissipation $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (still-air) ${ }^{1}$ <br> F package <br> N package | $\begin{aligned} & 2150 \\ & 2150 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating temperature range NE5020 | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| TSOLD | Lead soldering temperature (10 sec. max) | 300 | ${ }^{\circ} \mathrm{C}$ |

## NOTES:

1. Derate above $25^{\circ} \mathrm{C}$ at the following rates:

F package at $17.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
N package at $17.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}+=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-=-15 \mathrm{~V}, 0 \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$, unless otherwise specified. ${ }^{1}$ Typical values are specified at $25^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
|  | Resolution Monotonicity Relative accuracy |  |  |  | $\begin{array}{r} 10 \\ 10 \\ \pm 0.1 \end{array}$ | $\begin{aligned} & \hline \text { Bits } \\ & \text { Bits } \\ & \% \text { FS } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{CC}+}$ $\mathrm{V}_{\mathrm{CC}}$ - | Positive supply voltage Negative supply voltage |  | $\begin{gathered} 11.4 \\ -11.4 \\ \hline \end{gathered}$ | $\begin{array}{r} 15 \\ -15 \end{array}$ | $\begin{gathered} \hline 16.5 \\ -16.5 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{array}{\|l\|l\|} \hline \mathrm{V}_{\operatorname{IN}(1)} \\ \mathrm{V}_{\operatorname{IN}(0)} \\ \hline \end{array}$ | Logic "1" input voltage Logic "0" input voltage | Pin $1=0 \mathrm{~V}$ <br> Pin $1=0 \mathrm{~V}$ | 2.0 |  | 0.8 | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \operatorname{lin}(1) \\ & \operatorname{lin}(0) \\ & \hline \end{aligned}$ | Logic "1" input current Logic "0" input current | $\begin{gathered} \text { Pin } 1=0 \mathrm{~V}, 2<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ \text { Pin } 1=0 \mathrm{~V},-5 \mathrm{~V}<\mathrm{V}_{\text {IN }}<0.8 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \hline 0.1 \\ -2.0 \end{gathered}$ | $\begin{gathered} 10 \\ -10 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & V_{F S} \\ & +V_{F S} \\ & -V_{F S} \end{aligned}$ | Full-scale output <br> Full-scale output <br> Negative full-scale | Unipolar mode, $\mathrm{V}_{\mathrm{REF}}=5.000 \mathrm{~V}$, all bits high, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Bipolar mode, $\mathrm{V}_{\mathrm{REF}}=5.000 \mathrm{~V}$, all bits high, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Bipolar mode, $\mathrm{V}_{\mathrm{REF}}=5.000 \mathrm{~V}$, all bits low, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\begin{gathered} 9.5 \\ 4.75 \\ -5.25 \\ \hline \end{gathered}$ |  | $\begin{gathered} 10.5 \\ 5.25 \\ -4.75 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |

NOTES:

1. Refer to Figure 1.

DC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{zS}}$ | Zero-scale output | Unipolar mode, $\mathrm{V}_{\text {REF }}=5.000 \mathrm{~V}$, all bits low, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -30 |  | +30 | mV |
| Ios | Output short-circuit current | $\begin{aligned} & \hline \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ |  | $\pm 15$ | $\pm 40$ | mA |
| $\begin{aligned} & \mathrm{PSR}_{+(\text {OUT })} \\ & \text { PSR- }_{\text {(OUT) }} \end{aligned}$ | Output power supply rejection (+) <br> Output power supply rejection (-) | $\begin{gathered} \text { V-=-15V, } 13.5 \mathrm{~V} \leq \mathrm{V}+\leq 16.5 \mathrm{~V} \text {, external } \\ \mathrm{V}_{\text {REF }} \mathrm{IN}=5.000 \mathrm{~V} \\ \mathrm{~V}+=15 \mathrm{~V},-13.5 \mathrm{~V} \leq \mathrm{V}-\leq-16.5 \mathrm{~V} \text {, external } \\ \mathrm{V}_{\text {REF }} \mathrm{IN}=5.000 \mathrm{~V} \end{gathered}$ |  | 0.001 0.001 | 0.01 0.01 | $\begin{aligned} & \hline \text { \%FS/ } \\ & \text { \%VS } \\ & \text { \%FS/ } \\ & \text { \%VS } \end{aligned}$ |
| $\begin{aligned} & \hline \mathrm{TC}_{\mathrm{FS}} \\ & \mathrm{TC}_{\mathrm{ZS}} \end{aligned}$ | Full-scale temperature coefficient <br> Zero-scale temperature coefficient | $\mathrm{V}_{\text {REF IN }}=5.000 \mathrm{~V}$ |  | $\begin{aligned} & 20 \\ & 5 \end{aligned}$ |  | $\begin{gathered} \text { ppmFS } \\ /^{\circ} \mathrm{C} \\ \mathrm{ppmFS} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{REF}}{ }^{2} \\ & \mathrm{I}_{\mathrm{REF}} \end{aligned}$ | Reference output current <br> Reference short circuit current | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\text {REF OUT }}=0 \mathrm{~V} \end{gathered}$ |  | 15 |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { PSR+REF } \\ & \text { PSR-REF } \end{aligned}$ | Reference power supply rejection (+) <br> Reference power supply rejection (-) | $\begin{gathered} \mathrm{V}-=-15 \mathrm{~V}, 13.5 \mathrm{~V} \leq \mathrm{V}+\leq 16.5 \mathrm{~V}, \mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA} \\ \mathrm{~V}+=15 \mathrm{~V},-13.5 \mathrm{~V} \leq \mathrm{V}-\leq 16.5 \mathrm{~V}, \end{gathered}$ |  | $\begin{aligned} & \hline .003 \\ & .003 \end{aligned}$ | .01 .01 | $\begin{aligned} & \hline \text { \%VR/ } \\ & \text { \%VS } \\ & \text { \%VR/ } \\ & \text { \%VS } \end{aligned}$ |
| $\begin{aligned} & \hline \mathrm{V}_{\text {REF }} \\ & \mathrm{TC}_{\text {REF }} \end{aligned}$ | Reference voltage <br> Reference voltage temperature coefficient | $\begin{gathered} \mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA} \end{gathered}$ | 4.9 | $\begin{aligned} & 5.0 \\ & 60 \end{aligned}$ | 5.25 | $\begin{gathered} \mathrm{V} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| $\mathrm{Z}_{\text {IN }}$ | DAC $\mathrm{V}_{\text {REF IN }}$ input impedance | $\mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA}$ |  | 5.0 |  | k $\Omega$ |
| $\begin{array}{\|l\|} \hline \mathrm{ICC}^{+} \\ \mathrm{I}_{\mathrm{Cc}} \\ \hline \end{array}$ | Positive supply current Negative supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}+=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=-=-15 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 7 \\ -10 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power dissipation | $\mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}= \pm 15 \mathrm{~V}$ |  | 255 | 435 | mW |

NOTES:

1. Refer to Figure 1.
2. For $\mathrm{I}_{\text {REF OUT }}$ greater than 3 mA , an external buffer is required.

## AC ELECTRICAL CHARACTERISTICS ${ }^{1}$

$\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TO | FROM | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ | Max |  |
| tsth | Setting time | $\pm 1 / 2 \mathrm{LSB}$ | Input | All bits low-to-high ${ }^{2}$ |  | 5 |  | $\mu \mathrm{S}$ |
| tSHL | Settling time | $\pm 1 / 2 \mathrm{LSB}$ | Input | All bits high-to-low ${ }^{3}$ |  | 5 |  | $\mu \mathrm{s}$ |
| tpLH | Propagation delay | Output | Input | All bits switched low-to-high ${ }^{2}$ |  | 30 |  | ns |
| tPHL | Propagation delay | Output | Input | All bits switched high-to-low ${ }^{3}$ |  | 150 |  | ns |
| tPLSB | Propagation delay | Output | Input | 1 LSB change ${ }^{2,3}$ |  | 150 |  | ns |
| tplh | Propagation delay | Output | LE | Low-to-high transition ${ }^{4}$ |  | 300 |  | ns |
| $\mathrm{tPHL}^{\text {chen }}$ | Propagation delay | Output | LE | High-to-low transition ${ }^{5}$ |  | 150 |  | ns |
| ts | Set-up time | LE | Input | 1,6 | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold time | Input | LE | 1,6 | 50 |  |  | ns |
| tpw | Latch enable pulse width |  |  | 1,6 | 150 |  |  | ns |

## NOTES:

1. Refer to Figure 2.
2. See Figure 5.
3. See Figure 6.
4. See Figure 7.
5. See Figure 8.
6. See Figure 9.


Figure 1. DC Parametric Test Configuration


Figure 2. AC Parametric Test Configuration


Figure 3. Full-/Zero-Scale Adjust - Unipolar Output (0-10V)


Figure 4. Bipolar Output Operation ( -5 to +5 V )


Figure 5. Settling Time and Propagation Delay, Low-to-High Data


Figure 6. Settling Time and Propagation Delay, High-to-Low Data


Figure 7. Propagation Delay, Latch Enable to Output


Figure 8. Propagation Delay, Latch Enable to Output


Figure 9. Latch Enable Pulse Width, Setup and Hold Times


Figure 10.

## CIRCUIT DESCRIPTION

The NE5020 provides ten data latches, an internal voltage reference, application resistors, and a scaled output voltage in addition to the basic DAC components (see Block Diagram).

## Latch Circuit

Digital interface with the NE5020 is readily accomplished through the use of two latch enable ports ( $\left[E_{1}\right.$ and $\mathrm{LE}_{2}$ ) and ten data input latches. $\mathrm{LE}_{2}$ controls the two most significant bits of data (DB9 and DB8) while $\mathrm{LE}_{1}$ controls the eight lesser significant bits ( $\mathrm{DB}_{7}$ through $\mathrm{DB}_{0}$ ). Both the latch enable ports ( LE ) and the data inputs are static- and threshold-sensitive. When the latch enable ports (LE) are high (Logic ' 1 ') the data inputs become very high impedances and essentially disappear from the data bus. Addressing the LE with a low static (Logic ' 0 '), the latches become active and adapt the logic states present on the data bus. During this state, the output of the DAC will change to the value proportional to the data bus value. When the latch enable returns to a high state, the selected set of data inputs (i.e., depending on which LE goes high) 'memorizes' the data bus logic states and the output changes to the unique output value corresponding to the binary word in the latch.

The data inputs are inactive and high impedance (typically requiring $-2 \mu \mathrm{~A}$ for low ( 0.8 V max) or $0.1 \mu \mathrm{~A}$ for high ( 2.0 V min ) when the LE is high. Any changes on the data bus with LE high will have no effect on the DAC output.

The digital logic inputs (LE and DB) for the NE5020 utilize a differential input logic system with a threshold level of +1.4 V with respect to the voltage level on the digital ground pin (Pin 1). Figure

10 details several bias schemes used to provide the proper threshold voltage levels for various logic families.

To be compatible with a bus-oriented system, the DAC should respond in as short a period as possible to insure full utilization of the microprocessor, controller and I/O control lines. Figure 9 shows the typical timing requirements of the latch and data lines. This figure indicates that data on the data bus should be stable for at least 50 ns after $L E$ is changed to a high state.

The independent $\overline{L E}\left(\mathrm{LE}_{1}\right.$ and $\left.\mathrm{LE}_{2}\right)$ lines allow for direct interface from an 8 -bit bus (see Figure 11). Data for the two MSBs is supplied and stored when $\mathrm{LE}_{2}$ is activated low and returned high according to the NE5020 timing requirements. Then $\mathrm{LE}_{1}$ is activated low and the remaining eight LSBs of data are transferred into the DAC. With $\mathrm{LE}_{1}$ returning high, the loading of 10 -bit data word from an 8 -bit data bus is complete.

Occasionally the analog output must change to its data value within one data address operation. This is no problem using the NE5020 on a 16 -bit bus or any other data bus with 10 or greater data bits.
This can be accomplished from an 8 -bit data bus by utilizing an external latch circuit to pre-load the two MSB data values. Figure 12 shows the circuit configuration.

After pre-loading (via LE pre-load) the external latch with the two MSB values, $\mathrm{LE}_{2}$ is activated low and the eight LSBs and the two MSBs are concurrently loaded into the DAC in one address operation. This permits the DAC output to make its appropriate change at one time.


Figure 11. NE5020 $\mu$ P Interface 8-Bit Data Bus Example



Figure 13. Bipolar Output

## Reference Interface

The NE5020 contains an internal bandgap voltage reference which is designed to have a very low temperature coefficient and excellent long-term stability characteristics.
The internal bandgap reference $(1.23 \mathrm{~V})$ is buffered and amplified to provide the 5 V reference output. Providing a V REF adj (Pin 14) allows trimming of the reference output. Utilization of the adjust circuit shown in Figure 15 performs not only $\mathrm{V}_{\text {REF }}$ adjustment, but also full-scale output adjust. Notice that the $\mathrm{V}_{\text {REF ADJ }}$ pin is essentially the sum node of an op amp and is sensitive to excessive node capacitance. Any capacitance on the node can be minimized by placing the external resistors as close as possible to the $\mathrm{V}_{\text {REF }}$ ADJ pin and observing good layout

## practices.

The $\mathrm{V}_{\text {REF }}$ OUT node can drive loads greater than the DAC $\mathrm{V}_{\text {REF }}$ input requirements and can be used as an excellent system voltage reference. However, to minimize load effects on the DAC system accuracy, it is recommended that a buffer amplifier be used.

## Input Amplifier

The DAC reference amplifier is a high gain internally-compensated op amp used to convert the input reference voltage to a precision bias current for the DAC ladder network.
The Block Diagram details the input reference amplifier and current ladder. The voltage-to-current converter of the DAC amp will generate a 1 mA reference current through $Q R$ with a $5 \mathrm{~V} \mathrm{~V}_{\mathrm{REF}}$. This current sets the input bias to the ladder network. Data bit 9 (DB9)(Q9), when turned on, will mirror this current and will contribute 1 mA to the output. DB8 (Q8) will contribute $1 / 2$ of that value or 0.5 mA , and so on. These current values act as current sinks and will add at the sum node to produce a DAC ladder to sum node function of:

$$
\begin{aligned}
\mathrm{I}_{\text {OUT }}= & \frac{2 \mathrm{~V}_{\text {REF }}}{\mathrm{R}_{\text {REF }}}\left(\frac{\mathrm{DB9}}{2}+\frac{\mathrm{DB} 8}{4}+\frac{\mathrm{DB} 7}{8}+\right. \\
& \frac{\mathrm{DB} 6}{16}+\frac{\mathrm{DB} 5}{32}+\frac{\mathrm{DB} 4}{64}+\frac{\mathrm{DB} 3}{128}+ \\
& \left.\frac{\mathrm{DB} 2}{256}+\frac{\mathrm{DB} 1}{512}+\frac{\mathrm{DB} 0}{1024}\right)
\end{aligned}
$$

Because of the fixed internal compensation of the reference amp, the slew rate is limited to typically $0.7 \mathrm{~V} / \mu \mathrm{s}$ and source impedance at the $\mathrm{V}_{\text {REF INPUT }}$ greater than $5 \mathrm{k} \Omega$ should be avoided to maintain stability.
The $-\mathrm{V}_{\text {REF INPUT }}$ pin is uncommitted to allow utilization of negative polarity reference voltages. In this mode $+\mathrm{V}_{\text {REF INPUT }}$ is grounded and the negative reference is tied directly to the $-\mathrm{V}_{\text {REF INPUT }}$ contains a $5 \mathrm{k} \Omega$ resistor that matches a like resistor in the $+V_{\text {REF }}$ input to reduce voltage offset caused by op amp input bias currents.

## Output Amplifier and Interface

The NE5020 provides an on-chip output op amp to eliminate the need for additional external active circuits. Its two-stage design with feed-forward compensation allows it to slew at $15 \mathrm{~V} / \mu \mathrm{s}$ and settle to within $\pm 1 / 2 \mathrm{LSB}$ in $5 \mu \mathrm{~s}$. These times are typical when driving the rated loads of $R_{L} \geq 5 k$ and $C_{L} 50 \mathrm{pF}$ with recommended values of $C_{F F}=1 \mathrm{nF}$ and $\mathrm{C}_{\mathrm{FB}}=30 \mathrm{pF}$. Typical input offset voltages of 5 mV and $50 \mathrm{k} \Omega$ open-loop gain insure that an accurate current-to-voltage conversion is performed when using the on-chip $\mathrm{R}_{\mathrm{FB}}$ resistor. $\mathrm{R}_{\mathrm{FB}}$ is matched to $R_{\text {REF }}$ and $R_{\text {BIP }}$ to maintain accurate voltage gain over operating conditions. The diode shown from ground to sum node prevents the DAC current switches from saturating the op amp during large signal transitions which would otherwise increase the settling time.

The output op amp also incorporates output short circuit protection for both positive and negative excursions. During this fault condition lout will limit at $\pm 15 \mathrm{~mA}$ typical. Recovery from this condition to rated accuracy will be determined by duration of short-circuit and die temperature stabilization.


Figure 14. Zero-Scale Adjustment


Figure 15. Reference Adjust Circuit

## Bipolar Output Voltage

The NE5020 includes a thermally matched resistor, $\mathrm{R}_{\mathrm{BIP}}$, to offset the output voltage by 5 V to obtain -5 V to +5 V output voltage range operation. This is accomplished by shorting Pins 18 and 22 (see Figure 13). This connection produces a current equal to (VREFIN SUM NODE) $\div R_{\text {BIP }}$ ( 1 mA nominal), which is injected into the sum node. Since full-scale current out is approximately 2 mA $(1.9980 \mathrm{~mA}),(2 \mathrm{~mA}-1 \mathrm{~mA}) 5 \mathrm{k} \Omega=5 \mathrm{~V}$ will appear at the output. For zero DAC output currents, 1 mA is still injected into sum node and $\mathrm{V}_{\text {OUT }}=-(5 \mathrm{k} \Omega)(1 \mathrm{~mA})=-5 \mathrm{~V}$. Zero-scale adjust and full-scale adjust are performed as described below, noting that full-scale voltage is now approximately +5 V . Zero-scale adjust may be used to trim $\mathrm{V}_{\text {OUT }}=0.00$ with the MSB high or $\mathrm{V}_{\text {OUT }}=-5.0 \mathrm{~V}$ with all bits off.

## Zero-Scale Adjustment

The method of trimming the small offset error that may exist when all data bits are low is
shown in Figure 14. The trim is the result of injecting a current from resistor $\mathrm{R}_{2}$ that counteracts the error current. Adjusting
potentiometer $\mathrm{R}_{1}$ until $\mathrm{V}_{\text {OUT }}$ equals 0.000 V in the unipolar mode or -5.000 V in the bipolar mode (see bipolar section accomplishes this trim.

## Full-Scale Adjustment

A recommended full-scale adjustment circuit, when using the internal voltage reference, is shown in Figure 15. Potentiometer $R_{3}$ is adjusted until $\mathrm{V}_{\text {OUT }}$ equals 9.99023 V . In many applications where the absolute accuracy of full-scale is of low importance when compared to the other system accuracy factors this adjustment circuit is optional.

As resistors $\mathrm{R}_{\mathrm{REF}}, \mathrm{R}_{\mathrm{FB}}$, and $\mathrm{R}_{\mathrm{BIP}}$ shown in the Block Diagram are integrated in close proximity, they match and track in value closely over wide ambient temperature variations. Typical matching is less than $\pm 0.3 \%$ which implies that typical full-scale (or gain) error is less than $\pm 0.3 \%$ of ideal full-scale value.

